@article{oai:nagoya.repo.nii.ac.jp:00013167,
author = {ONO, Takao and HIRATA, Tomio},
issue = {5},
journal = {IEICE transactions on fundamentals of electronics, communications and computer sciences},
month = {May},
note = {In this paper, we consider the net assignment problem in the logic emulation system. This problem is also known as the board-level-routing problem. There are field programmable logic arrays (FPGAs) and crossbars on an emulator board. Each FPGA is connected to each crossbar. Connection requests between FPGAs are called nets, and FPGAs are interconnected through crossbars. We are required to assign each net to the suitable crossbar. This problem is known to be NP-complete in general. A polynomial time algorithm is known for a certain restricted case, in which we treat only 2-terminal nets. In this paper we propose a new polynomial time algorithm for this case.},
pages = {1161--1165},
title = {An Improved Algorithm for the Net Assignment Problem},
volume = {E84-A},
year = {2001}
}