{"created":"2021-03-01T06:10:20.534495+00:00","id":3865,"links":{},"metadata":{"_buckets":{"deposit":"6b6a0bbf-ad2a-41ad-9e5e-05ff4478aaaf"},"_deposit":{"id":"3865","owners":[],"pid":{"revision_id":0,"type":"depid","value":"3865"},"status":"published"},"_oai":{"id":"oai:nagoya.repo.nii.ac.jp:00003865","sets":["312:313:314"]},"author_link":["9760","9761"],"item_10_biblio_info_6":{"attribute_name":"書誌情報","attribute_value_mlt":[{"bibliographicIssueDates":{"bibliographicIssueDate":"1999-01","bibliographicIssueDateType":"Issued"},"bibliographicIssueNumber":"1","bibliographicPageEnd":"80","bibliographicPageStart":"76","bibliographicVolumeNumber":"48","bibliographic_titles":[{"bibliographic_title":"IEEE Transactions on computers","bibliographic_titleLang":"en"}]}]},"item_10_description_4":{"attribute_name":"抄録","attribute_value_mlt":[{"subitem_description":"An efficient parallel adder under left-to-right input arrival is proposed. Making full use of the delay of the input arrival, it produces the sum within a small constant delay after the arrival of the final bits. Its amount of hardware is proportional to the operand length. It can be applied to the quotient conversion in an array divider.","subitem_description_language":"en","subitem_description_type":"Abstract"}]},"item_10_identifier_60":{"attribute_name":"URI","attribute_value_mlt":[{"subitem_identifier_type":"HDL","subitem_identifier_uri":"http://hdl.handle.net/2237/5290"}]},"item_10_publisher_32":{"attribute_name":"出版者","attribute_value_mlt":[{"subitem_publisher":"IEEE","subitem_publisher_language":"en"}]},"item_10_relation_11":{"attribute_name":"DOI","attribute_value_mlt":[{"subitem_relation_type":"isVersionOf","subitem_relation_type_id":{"subitem_relation_type_id_text":"http://doi.org/10.1109/12.743413","subitem_relation_type_select":"DOI"}}]},"item_10_rights_12":{"attribute_name":"権利","attribute_value_mlt":[{"subitem_rights":"Copyright c 2005 IEEE. Reprinted from (relevant publication info). This material is posted here with permission of the IEEE. Such permission of the IEEE does not in any way imply IEEE endorsement of any of Nagoya University’s products or services. Internal or personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution must be obtained from the IEEE by writing to pubs-permissions@ieee.org.","subitem_rights_language":"en"}]},"item_10_select_15":{"attribute_name":"著者版フラグ","attribute_value_mlt":[{"subitem_select_item":"publisher"}]},"item_10_source_id_7":{"attribute_name":"ISSN","attribute_value_mlt":[{"subitem_source_identifier":"00189340","subitem_source_identifier_type":"PISSN"}]},"item_10_text_14":{"attribute_name":"フォーマット","attribute_value_mlt":[{"subitem_text_value":"application/pdf"}]},"item_1615787544753":{"attribute_name":"出版タイプ","attribute_value_mlt":[{"subitem_version_resource":"http://purl.org/coar/version/c_970fb48d4fbd8a85","subitem_version_type":"VoR"}]},"item_access_right":{"attribute_name":"アクセス権","attribute_value_mlt":[{"subitem_access_right":"open access","subitem_access_right_uri":"http://purl.org/coar/access_right/c_abf2"}]},"item_creator":{"attribute_name":"著者","attribute_type":"creator","attribute_value_mlt":[{"creatorNames":[{"creatorName":"高木, 直史","creatorNameLang":"ja"}],"nameIdentifiers":[{"nameIdentifier":"9760","nameIdentifierScheme":"WEKO"}]},{"creatorNames":[{"creatorName":"Takagi, Naofumi","creatorNameLang":"en"}],"nameIdentifiers":[{"nameIdentifier":"9761","nameIdentifierScheme":"WEKO"}]}]},"item_files":{"attribute_name":"ファイル情報","attribute_type":"file","attribute_value_mlt":[{"accessrole":"open_date","date":[{"dateType":"Available","dateValue":"2018-02-19"}],"displaytype":"detail","filename":"00743413.pdf","filesize":[{"value":"251.8 kB"}],"format":"application/pdf","licensetype":"license_note","mimetype":"application/pdf","url":{"label":"00743413.pdf","objectType":"fulltext","url":"https://nagoya.repo.nii.ac.jp/record/3865/files/00743413.pdf"},"version_id":"c75a1988-4107-4fb0-8671-fc896c5fb0a7"}]},"item_keyword":{"attribute_name":"キーワード","attribute_value_mlt":[{"subitem_subject":"Arithmetic circuit","subitem_subject_scheme":"Other"},{"subitem_subject":"adder","subitem_subject_scheme":"Other"},{"subitem_subject":"on-the-fly conversion","subitem_subject_scheme":"Other"},{"subitem_subject":"divider","subitem_subject_scheme":"Other"}]},"item_language":{"attribute_name":"言語","attribute_value_mlt":[{"subitem_language":"eng"}]},"item_resource_type":{"attribute_name":"資源タイプ","attribute_value_mlt":[{"resourcetype":"journal article","resourceuri":"http://purl.org/coar/resource_type/c_6501"}]},"item_title":"A high-speed reduced-size adder under left-to-right input arrival","item_titles":{"attribute_name":"タイトル","attribute_value_mlt":[{"subitem_title":"A high-speed reduced-size adder under left-to-right input arrival","subitem_title_language":"en"}]},"item_type_id":"10","owner":"1","path":["314"],"pubdate":{"attribute_name":"PubDate","attribute_value":"2006-01-10"},"publish_date":"2006-01-10","publish_status":"0","recid":"3865","relation_version_is_last":true,"title":["A high-speed reduced-size adder under left-to-right input arrival"],"weko_creator_id":"1","weko_shared_id":-1},"updated":"2023-01-16T03:48:17.771739+00:00"}